A Systolic Array Architecture for Direction of Arrival (DOA) Estimating
A systolic array architecture for computing output power of MVDR (minimum variance distortionless response) beamformer is described. Presented architecture is utilizable for direction of arrival estimating systems. It’s fully pipelined and based on recursive orthogonal triangularization. Simulating using VHDL shows good results.
Please disable any pop-up blockers for proper viewing of this Whitepaper.